Abstract: A divider circuit determines whether an input factor (N) is an even number or an odd number. If N is an even number then the input clock is divided by N/2 to generate an intermediate clock. The intermediate clock is further divided by two to generate a div-by-2 clock, which is provided as the output clock with fifty percent duty cycle. If N is an odd number, the input clock is divided by (N/2 – 0.5) in a first duration and by (N/2 + 0.5) in a second duration to generate the intermediate clock, which is then divided by two to generate the div-by-2 clock. A delayed clock is generated from the div-by-2 clock, wherein the delayed clock lags the div-by-2 clock by half cycle duration of the input clock. The div-by-2 clock and the delayed clock are combined to generate the output clock with fifty percent duty cycle.
SOFT COPY ATTACHED IN PDF
| # | Name | Date |
|---|---|---|
| 1 | Power of Attorney [03-06-2016(online)].pdf | 2016-06-03 |
| 2 | Drawing [03-06-2016(online)].pdf | 2016-06-03 |
| 3 | Description(Complete) [03-06-2016(online)].pdf | 2016-06-03 |
| 4 | Form 13 [13-07-2016(online)].pdf | 2016-07-13 |
| 5 | Form 3 [01-12-2016(online)].pdf | 2016-12-01 |
| 6 | 201641019226-FORM 18 [12-06-2019(online)].pdf | 2019-06-12 |
| 7 | 201641019226-FER.pdf | 2021-10-17 |
| 1 | searchE_22-12-2020.pdf |